school

UM E-Theses Collection (澳門大學電子學位論文庫)

check Full Text
Title

Low-power C-PHY transceiver

English Abstract

In this thesis, a transceiver based on the C-PHY protocol is proposed to effectively increase the bandwidth with low power dissipation. The proposed transceiver includes an impedance calibrated transmitter with tri-level signaling, a crosstalk- cancelled receiver with an AC termination circuit, and a self-designed 3-wire transmission line with a characteristic impedance of 50 Ω. The active inductor is also introduced in the transceiver to improve the signal integrity. The prototype is fabricated in a 28-nm CMOS process with 3 pins, which achieves a high pin efficiency of 76%. The proposed transceiver operates at the encoded PRBS7 input of 8 Gsymbol/s, achieving a full data rate of 18.24 Gb/s considering the symbol efficiency, while consuming just 7.01 mW from a supply voltage of 1 V, and an excellent FOM (=Power/data rate) of 0.4 pJ/b is achieved.

Issue date

2022.

Author

Han, Mei

Faculty
Faculty of Science and Technology
Department
Department of Electrical and Computer Engineering (former name: Department of Electrical and Electronics Engineering)
Degree

M.Sc.

Subject

Electrical engineering

Supervisor

Chen, Yong

Files In This Item

Full-text (Intranet only)

Location
1/F Zone C
Library URL
991010072622906306